Home
Dataram 8GB DDR3-1600
Contents
1. Module Organization Bit 2 Bit 0 SDRAM Device Width Bit 5 Bit 3 Number of Ranks Bit 7 6 Reserved Module Memory Bus Width Bit 2 Bit 0 Primary bus width in bits 64 Bits Bit 4 Bit 3 Bus width extension in bits 8 Bits Bit 7 Bit 5 Reserved 0 Fine Timebase FTB Dividend Divisor 9 Bit 3 Bit 0 Fine Timebase FTB Divisor 2 0x52 Bit 7 Bit 4 Fine Timebase FTB Dividend 5 Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 8 SEE DTM64396A Es GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM 10 Medium Timebase MTB Dividend 1 MTB 0 125ns 0x01 11 Medium Timebase MTB Divisor 8 MTB 0 125ns 0x08 12 SDRAM Minimum Cycle Time tCKmin 1 25ns Ox0A 13 Reserved UNUSED 0x00 CAS Latencies Supported Least Significant Byte Bit 0 CL 4 Bit 1 CL 5 Bit 2 CL 6 X 1 Bit3 CL 7 X OxFC Bit 4 CL 8 X Bit 5 CL 9 X Bit 6 CL 10 X Bit 7 CL 11 X CAS Latencies Supported Most Significant Byte Bit 0 CL 12 Bit 1 CL 13 Bit 2 CL 14 15 Bit 3 CL 15 0x00 Bit 4 CL 16 Bit 5 CL 17 Bit 6 CL 18 Bit 7 Reserved 16 Minimum CAS Latency Time tAAmin 13 125ns 0x69 17 Minimum Write Recovery Time tWRmin 15 0ns 0x78 18 Minimum RAS to CAS Delay Tim
2. PARAMETER Symbol Min Max Unit Internal read command to first data taa 13 125 20 ns CAS to CAS Command Delay tcecp 4 tok Clock High Level Width tcH avg 0 47 0 53 tck Clock Cycle Time tck 1 25 1 875 ns Clock Low Level Width Lo rauen 0 47 0 53 tck Data Input Hold Time after DQS Strobe tou 45 ps DQ Input Pulse Width toipw 360 ps DOS Output Access Time from Clock toasck 225 225 ps Write DQS High Level Width toasH 0 45 0 55 tcxiavg Write DQS Low Level Width toast 0 45 0 55 tck avg DQS Out Edge to Data Out Edge Skew toasa 100 ps Data Input Setup Time Before DQS Strobe tos 10 ps DQS Falling Edge from Clock Hold Time tosH 0 2 tek avg DQS Falling Edge to Clock Setup Time toss 0 2 tek avg Clock Half Period tue minimum of tcy or teL ns Address and Command Hold Time after Clock Du 120 ps Address and Command Setup Time before Clock tis 45 ps Load Mode Command Cycle Time tmRD 4 tck DQ to DQS Hold Lou 0 38 tck avg Active to Precharge Time tras 35 O tREFI ns Active to Active Auto Refresh Time tre 48 125 ns RAS to CAS Delay trep 13 125 ns Average Periodic Refresh Interval 0 C lt Tease lt 85 C tREFI 7 8 us Average Periodic Refresh Interval 0 C lt Tcase lt 95 C tREFI 3 9 us Auto Refresh Row Cycle Time treo 260 ns Row Precharge Time tre 13 125 ns Read DQS Preamble Time RPRE 0 9 Note 1 tck avg Read DQS Postamble Time trest 0 3 Note 2 tck avg Row Active to Row Active Delay trR
3. yee DIM64396A Meee RW Optimizing Value and Performance Features 240 pin JEDEC compliant DIMM 133 35 mm wide by 30 mm high Operating Voltage 1 5 V 0 075 V I O Type SSTL_15 On board I C temperature sensor with integrated Serial Presence Detect SPD EEPROM Data Transfer Rate 12 8 Gigabytes sec Data Bursts 8 and burst chop 4 mode ZQ Calibration for Output Driver and On Die Termination ODT Programmable ODT Dynamic ODT during Writes Programmable CAS Latency 6 7 8 9 10 and 11 Differential Data Strobe signals SDRAM Addressing Row Col Bank 16 10 3 Fully ROHS Compliant Pin Configuration 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM Identification DTM64396A 1Gx72 8GB 2Rx8 PC3 12800E 11 11 E1 Performance range Clock Module Speed CL trep Ze 800 MHz PC3 12800 11 11 11 667 MHz PC3 10600 10 10 10 667 MHz PC3 10600 9 9 9 533 MHz PC3 8500 8 8 8 533 MHz PC3 8500 7 7 7 400 MHz PC3 6400 6 6 6 Description DTM64396A is an Unbuffered 1Gx72 memory module which conforms to JEDEC s DDR3 PC3 12800 standard The assembly is Dual Rank Each Rank is comprised of nine 512Mx8 DDR3 1600 Hynix SDRAMs One 2K bit EEPROM is used for Serial Presence Detect A thermal sensor accurately monitors the DIMM module and can prevent exceeding the maximum operating temperature of 95C Both output driver strength and input termination i
4. DQS DAS CS D QS DOS CBR 7 0 O V O 7 0 O 7 0 All 15 OHMS DQ 63 0 O VW O DORIG3 0 CBI7 0 O VWW O CBRI7 0 DQS 8 0 O VA O _ DASRIB 0 IDQS 8 0 OVWW O _ DASRIB 0 DM 8 0 O VWA O DMRIB 0 GLOBAL SDRAM CONNECTS All 39 OHMS BA 2 0 An SO IRAS ICAS MWE VTT All 39 OHMS CKE 1 0 ODT 1 0 ow S 1 0 VTT All 240 OHMS Kee Vss DQSR4 O _ IDQSR4 rT S DQS Dos CS DM DQS Dos CS DM DQR 39 32 O 1 017 0 VO 7 0 DMR5 O e DQSR5 O DQS DQS CS DM DQS DOS CS DM DQR 47 40 O 1 017 0 VO 7 0 DMR6 DQSR6 en CS DM Fe DOS DQR 55 48 O V O 7 0 DMR7 O DQSR7 DQSR7 O DOS DOS p Das DQR 63 56 O 1 017 0 VO 7 0 2 2 pF CK 1 0 Ob CK 1 0 VDD All 36 OHMS 100 nf CKO CKO 100 nf CK1 v DECOUPLING DDSPD _ Serial PD VDD All Devices VREF_DQ All SDRAMs Vss All Devices VREF_CA All SDRAMs Mrt A F Al SDRAMs EVENT TEMPERATURE MONITOR SCL SERIAL PD SDA SAO SA1 SA2 Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 3 DR Optimizing Value and Performance DTM64396A 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM Absolute Maximum Ratings Note Operation at or above Absolute Maximum Ratings can adversely affect module reliability PARAMETER Symbol Minimum Maximum Unit Temperatur
5. 25DQ55 SCL SPD Clock Input 16 DQS1 46 CB3 76 81 106 DQ51 136 Vss 166 Vss 196 A13 226 Vss SDA SPD Data Input Output 17 Vss 47 Vss 77 ODT1 107 Vss 137 DQ14 167 NC TEST 197 Voo 227 DQ60 EVENT Temperature Sensing 18 DQ10 48 Vr NC 78 Voo 108 DQ56 138 DQ15 168 RESET 198 S3 NC 228 DQ61 RESET Reset for register and DRAMs 19 DQ11 49 Vr NC 79 S2 NC 109 DQ57 f139Vss 169 CKE1 199 Vss 229Vss PAR_IN Parity bit for Addr Ctrl 20Vss 50 CKEO 80 Vss 110Vss 140 DQ20 170 Voo 200DQ36 230DM7 ERR_OUT Error bit for Parity Error 21 DQ16 51 Ven 81 DQ32 111 DQS7f141 DQ21 171 A15 201DQ37 231NC A12 BC Combination input Addr12 Burst Chop 22 DQ17 52 BA2 82 DQ33 112 DQS7 142 Vss 172 A14 202 Vss 232 Vss A10 AP Combination input Addr10 Auto precharge 23Vss 53 Err Our NC 83 Vss 113Vss 143 DM2 173 Voo 203DM4 233DQ62 Vss Ground 24 IDQS2 54 Ven 84 DQS4 114 DQ58 144NC 174A12 BC 204 NC 234 DQ63 Von Power 25 DQS2 55 A11 85 DQS4 115 DQ59 145 Ve 175 AQ 205 Vss 235 Vss VbpsPo SPD EEPROM Power 26Vss 56 A7 86 Vss 116 Vss 146 DQ22 176 Voo 206 DQ38 236 Vopsep Metro Reference Voltage for DQ s 27 DQ18 57 Von 87 DQ34 117 SA0 147 DQ23 177 A8 207 DQ39 237 SA1 VreFcA Reference Voltage for CA 28 DQ19 58 A5 88 DQ35 118 SCL f148Vss 178 A6 208 Vss 238SDA Vr Termination Voltage 29Vss 59 Ad 89 Vss 119SA2 149 DQ28 179 Voo 209DQ44 239Vss NC No Connection 30 DQ24 60 Voo 90 DQ40 120 ven 150 DQ29 180 A3 210DQ45 240 Vr _ Not used Document 06271 R
6. D Max 4nCK 6ns ns Internal Read to Precharge Command Delay trtp Max 4nCK 7 5ns ns Write DQS Preamble Setup Time twpRE 0 9 tok avg Write DQS Postamble Time twest 0 3 tok avg Write Recovery Time twr 15 ns Internal Write to Read Command Delay twTR Max 4nCK 7 5ns ns Notes 1 The maximum preamble is bound by tLZDQS min 2 The maximum postamble is bound by tHZDQS max Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 7 Gene DTM64396A EE o GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM SERIAL PRESENCE DETECT MATRIX Function Value Number of Bytes Used Number of Bytes in SPD Device CRC Coverage Bit 3 Bit 0 SPD Bytes Used 176 Bit 6 Bit 4 SPD Bytes Total 256 Bit 7 CRC Coverage Bytes 0 116 SPD Revision Rev 1 1 Key Byte DRAM Device Type DDR3 SDRAM Key Byte Module Type Bit 3 Bit 0 Module Type UDIMM Bit 7 Bit 4 Reserved 0 SDRAM Density and Banks Bit 3 Bit 0 Total SDRAM capacity in megabits 4Gb Bit 6 Bit 4 Bank Address Bits 8 banks Bit 7 Reserved 0 SDRAM Addressing Bit 2 Bit 0 Column Address Bits 10 Bit 5 Bit 3 Row Address Bits 16 Bit 7 6 Reserved 0 Module Nominal Voltage VDD Bit 0 NOT 1 5 V operable Bit 1 1 35 V operable Bit 2 1 2X V operable Bit 3 Reserved Bit 4 Reserved Bit 5 Reserved Bit 6 Reserved Bit 7 Reserved
7. Data UNUSED 0x00 176 255 Open for customer use UNUSED 0x00 Bytes 120 125 change per DIMM Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 12 lee DIM64396A Meee WW Optimizing Value and Performance 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM YPDATARAM Med RW Optimizing Value and Performance DATARAM CORPORATION USA Corporate Headquarters P O Box 7528 Princeton NJ 08543 7528 Voice 609 799 0071 Fax 609 799 6734 www dataram com All rights reserved The information contained in this document has been carefully checked and is believed to be reliable However Dataram assumes no responsibility for inaccuracies The information contained in this document does not convey any license under the copyrights patent rights or trademarks claimed and owned by Dataram No part of this publication may be copied or reproduced in any form or by any means or transferred to any third party without prior written consent of Dataram Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 13
8. X SDRAM Drivers Supported Extended Temperature Range X Extended Temperature Refresh Rate Auto Self Refresh ASR X 31 On die Thermal Sensor ODTS Readout 0x05 Reserved Reserved Reserved Partial Array Self Refresh PASR Module Thermal Sensor 32 Bit 6 Bit 0 Thermal Sensor Accuracy 0 0x80 Bit 7 Thermal Sensor With TS SDRAM Device Type Bit 1 Bit 0 Signal Loading Not specified Bit 3 Bit 2 Reserved 0 Undefined 0 Bit 6 Bit 4 Die Count Not specified 33 Bit 7 SDRAM Device Type Std Mono 0x00 Fine Offset for SDRAM Minimum Cycle Time 34 tCKmin lee 0x00 Fine Offset for Minimum CAS Latency Time 35 tAAmin UNUSED 0x00 Fine Offset for Minimum RAS to CAS Delay 36 37 Time tCDmin SED 0x00 Fine Offset for Minimum Active to Active Refresh 38 Delay Time tRCmin D r 0x00 39 59 Reserved UNUSED 0x00 Module Nominal Height 60 Bit 4 Bit 0 Module Nominal Height max in mm 29 lt h lt 30 0x0F Bit 7 Bit5 Reserved 0 Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 10 SEE DTM64396A EE o GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM Module Maximum Thickness Bit 3 Bit 0 Front in mm baseline thickness 1 61 mm 1 lt th lt 2 0x11 Bit 7 Bit 4 Back in mm baseline thickness 1 1 lt th lt 2 mm Reference Raw Card Used 62 Bit 4 Bit 0 Re
9. e non Operating TSTORAGE 55 100 C Ambient Temperature Operating Ta 0 70 C DRAM Case Temperature Operating Tcase 0 95 C Voltage on Vpp relative to Vss Vop 0 4 1 975 V Voltage on Any Pin relative to Vss Vin Vout 0 4 1 975 V Notes DRAM Operating Case Temperature above 85C requires 2X refresh Recommended DC Operating Conditions T4 0 to 70 C Voltage referenced to Vss 0 V PARAMETER Symbol Minimum Typical Maximum Unit Note Power Supply Voltage Vop 1 425 1 5 1 575 V UO Reference Voltage VREFDQ 0 49 Von 0 50 Von 0 51 Voo V 1 UO Reference Voltage VREFCA 0 49 Von 0 50 Von 0 51 Von V 1 Notes The value of Voer is expected to equal one half Vpp and to track variations in the Voo DC level Peak to peak noise on Vrer may not exceed 1 of its DC value For Reference Vpp 2 15 mV DC Input Logic Levels Single Ended T 0 to 70 C Voltage referenced to Vss 0 V PARAMETER Symbol Minimum Maximum Unit Logical High Logic 1 Ve Vrer 0 1 Vpop V Logical Low Logic 0 Vic Vss Vrer 0 1 V AC Input Logic Levels Single Ended CT 0 to 70 C Voltage referenced to Vss 0 V PARAMETER Symbol Minimum Maximum Unit Logical High Logic 1 Vin ac Vrer 0 175 V Logical Low Logic 0 Vit ac Vrer 0 175 V Beggen mme Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 4 os 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM Differential Input Logic Leve
10. e tRCDmin 13 125ns 0x69 19 Minimum Row Active to Row Active Delay Time 6 0ns 0x30 tRRDmin 20 Minimum Row Precharge Delay Time tRPmin 13 125ns 0x69 Upper Nibbles for tRAS and tRC 21 Bit 3 Bit 0 tRAS Most Significant Nibble 1 0x11 Bit 7 Bit 4 tRC Most Significant Nibble 1 Minimum Active to Precharge Delay Time 22 tRASmin Least Significant Byte soils one Minimum Active to Active Refresh Delay Time 23 tRCmin Least Significant Byte ve ons SS Minimum Refresh Recovery Delay Time 260 0ns 24 tRFCmin Least Significant Byte i 0x20 Minimum Refresh Recovery Delay Time 25 tRFCmin Most Significant Byte anual Ge Minimum Internal Write to Read Command Delay 26 Time tWTRmin Hens Ge Minimum Internal Read to Precharge Command 27 1 Delay Time tRTPmin ons Ge Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 9 SEE DTM64396A EE o GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM Upper Nibble for tFAW 28 Bit 3 Bit 0 tFAW Most Significant Nibble 0 0x00 Bit 7 Bit 4 Reserved 0 Minimum Four Activate Window Delay Time 29 1 tFAWmin Least Significant Byte SE Ge SDRAM Optional Features Bit 0 RZQ 6 X Bit 1 RZQ 7 X Bit 2 Reserved 30 Bit 3 Reserved 0x83 Bit 4 Reserved Bit 5 Reserved Bit 6 Reserved Bit 7 DLL Off Mode Support
11. evision A 16 Oct 12 Dataram Corporation 2012 Page 1 D DATARAM DTM64396A DEER o GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM Front view 133 35 M 5 250 9 50 0 374 1 181 C 17 30 0 681 O mmm N m y 5 00 0 197 250 5 175 47 00 le TE 0 098 0 204 1 850 2 795 123 00 4 843 Back view Side view 4 00 Max 7 GER Max 4 00 Min 0 157 Min LO mmm WURR mmm DU O 1 27 10 P S 0 0500 0 0040 Notes Tolerances on all dimensions except where otherwise indicated are 13 005 All dimensions are expressed millimeters inches a Sa aa a a a a a aa ae Eeer Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 2 DATARA Optimizing Value and Performance D 1810 m DIM64396A 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM S0 O Lt DMRO O DMR4 O _ DQSRO O I PI Ee _ IDQSRO O a DQS DOS CS DM DOS DAS JC DAR 7 0 O 1 0 7 0 E VO 7 0 DMR1 O ET 4 DQSR1 O DQS DOS CS DM DQS DQS CS DM DQR 15 8 O MOO V O 7 0 ICS an DQS DAS CS DM me F f f YT Dos DOS CS DM DOS DAS ee Eih ane DMR2 DQSR2 DAR 23 16 O DMR3 DQSR3 O DQSR3 O DQR 31 24 O 1 O 7 0
12. ference Raw Card RICE 0x24 Bit 6 Bit 5 Reference Raw Card Revision Rev 1 Bit 7 Reference Raw Card Extension A AL Address Mapping from Edge Connector to DRAM 63 Bit 0 Rank 1 Mapping Registered DIMM Mirrored 0x01 Reserved Bit 7 Bit 1 Reserved 0 64 116 Module Specific Section UNUSED 0x00 117 a Manufacturer ID Code Least Significant DATARAM 0x01 118 Geen Manufacturer ID Code Most Significant DATARAM 0x91 119 Module Manufacturing Location 0x01 120 121 Module Manufacturing Date 0x00 122 125 Module Serial Number 0x23 126 Cyclical Redundancy Code CRC CRC 0x29 127 Cyclical Redundancy Code CRC CRC 0x42 128 131 Module Part Number 0x20 132 Module Part Number D 0x44 133 Module Part Number A 0x41 134 Module Part Number T 0x54 135 Module Part Number A 0x41 136 Module Part Number R 0x52 137 Module Part Number A 0x41 138 Module Part Number M 0x4D 139 Module Part Number 0x20 140 Module Part Number 6 0x36 141 Module Part Number 4 0x34 142 Module Part Number 3 0x33 143 Module Part Number 9 0x39 144 Module Part Number 6 0x36 145 Module Part Number 0x20 146 147 Module Revision Code 0x20 148 vl Manufacturer ID Code Least Significant UNUSED 0x00 Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 11 SEE DTM64396A DEER o GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM 149 F Manufacturer ID Code Most Significant UNUSED 0x00 150 175 Manufacturer s Specific
13. ls T 0 to 70 C Voltage referenced to Vss 0 V PARAMETER Symbol Minimum Maximum Unit Differential Input Logic High VIH DIFF 0 200 DC Vpp AC Vpp 0 4 V Differential Input Logic Low VIL DIFF DC Vss AC Vss 0 4 0 200 V Differential Input Cross Point Voltage relative to VDD 2 Vix 0 150 We y Capacitance T 25 C f 100 MHz PARAMETER Pin Symbol Minimum Maximum Unit Input Capacitance Clock CKO CKO CK1 CK1 Cox 7 2 13 5 pF Input Capacitance Address BA 2 0 A 15 0 RAS CAS WE Ci 13 5 27 pF Input Capacitance Control SO S1 CKEO CKE1 ODTO ODT1 C 6 8 13 5 pF Input Output Capacitance N CB 7 0 DQS 8 0 DQSIB 0 Cio 3 5 pF DC Characteristics T 0 to 70 C Voltage referenced to Vss 0 V PARAMETER Symbol Minimum Maximum Unit Note Input Leakage Current li 18 18 pA 1 2 Any input 0 V lt VIN lt VDD Output Leakage Current lo 10 10 yA 2 3 OV lt VOUT lt VDDQ Notes 1 All other pins not under test 0 V 2 Values are shown per pin 3 DQ s DQS DQS and ODT are disabled a ee gend Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 5 os 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM lbo Specifications and Conditions Ta 0 to 70 C Voltage referenced to Vss 0 V eg Max F PARAMETER Symbol Test Condition Value Unit Operating One S Bank Active Ipp0 Opera
14. mpedance are programmable to maintain signal integrity on the I O signals Pin Description Front Side Back Side Name Function 1 Veerpa 31 DQ25 61 A2 ei DQ41121Vsg_ 151 Vg 181 A 211Vss CBI7 0 Data Check Bits 2 Vss DI Vss 62 Voo 92 Vss 122 DQ4 152 DM3 182 Voo 212DM5 DQ 63 0 Data Bits 3 DQO 33 DQS3 63 CK1 93 DQS5f123 DAS 153 NC 183 Voo 213NC DQS 8 0 DQS 8 0 Differential Data Strobes 4 DQ1 34Das3 64 CK1 94 DQS5I124 ven 154 Vg 184CKO 214Vss DM 8 0 Data Mask 5 Vss l35Vss 65 Voo 95 Vss 125 DMO 155 DQ30 185 CKO 215DQ46 CK 1 0 CK 1 0 Differential Clock Inputs 6 DQS0 36 DQ26 66 Voo ee DQ42f126NC 156 DQ31 186 Voo 216 DQ47 CKE 1 0 Clock Enables 7 DQSO 37 DQ27 67 Vreca 97 DQ43 127 Vss 1157 Vss 187 Event 217 Vss CAS Column Address Strobe 8 Vss D Vss CRP Ju NC 98 Vss 128DQ6 158 CB4 188 AO 218 DQ52 RAS Row Address Strobe 9 DQ2 39CB0 69 VDD eo DQ48 f129 DQ7 159 CBS 189 Voo 219DQ53 S 3 0 Chip Selects 10DQ3 40 CB1 70 A10 AP 100 DQ49 130 Vss 160 Vss 190 BA1 220Vss WE Write Enable 11Vss MI Vss 71 BAO 101 Ven 131 DQ12 161 DM8 191 Voo 221DM6 A 15 0 Address Inputs 12DQ8 42 DQS8 72 Voo 102 DQS6f132 DQ13 162 NC 192 RAS_ 222NC BA 2 0 Bank Addresses 13DQ9 43 DQS8 73 WE 103 DQS6 133 Vss 163 Vss 193 SO 223Vss ODT 1 0 On Die Termination Inputs 14Vss MA Vg 74 ICAS 104Vss 134DmM1 164 CBG 194 Voo 224 DQ54 SA 2 0 SPD Address 15 DQS1 45 CB2 75 Voo 105 DQ50 135NC 165 cB7 1950DT0 2
15. ting current One bank ACTIVATE to PRECHARGE 765 mA Precharge Current Operating One Operating current One bank ACTIVATE to READ to Bank Active Read Ipp1 PRECHARGE 855 mA Precharge Current Precharge Power An Precharge power down current Slow exit Down Current och 360 mA Precharge Power Precharge power down current Fast exit Down Current oc SE JE Precharge Quiet An Precharge quiet standby current Standby Current mec 540 mA Precharge Standby xx Precharge standby current Current Ipp2N 540 mA Active Power Down x Active power down current Current Ipp3P 450 mA Active Standby An Active standby current Current Ipp3N 630 mA Operating Burst x Burst write operating current Write Current oi 14893 1 MA Operating Burst Burst read operating current Read Current oi 1440 MA Burst Refresh D Refresh current Current Ipp5 1620 mA Self Refresh x Self refresh temperature current MAX Tc 85 C Current Ipp6 360 mA Operating Bank Interleave Read lpp7 All bank interleaved read current 1935 mA Current One module rank in this operation rest in IDD2P slow exit All module ranks in this operation Subject to change Document 06271 Revision A 16 Oct 12 Dataram Corporation 2012 Page 6 DTM64396A De Optimizing Value and Performance AC Operating Conditions 8 GB 240 Pin 2Rx8 Unbuffered ECC DDR3 DIMM
Download Pdf Manuals
Related Search
Related Contents
Toshiba 20AF43 CRT Television User Manual YVL/301I e YVC/301I Manuale di Installazione Installation シングルトラップ取扱説明書 De Dietrich DTi708V VALISE DIDACTIQUE Betriebsanleitung (Seite 2-23) Betjeningsvejledning (Seite CardioSoftTM to EMR System Interface Copyright © All rights reserved.
Failed to retrieve file